





### PhD in Information Technology and Electrical Engineering Università degli Studi di Napoli Federico II

## PhD Student: Vincenzo Maisto

Cycle: XXXVII

### Training and Research Activities Report

Year: First

Vincura Moisto

Tutor: prof. Alessandro Cilardo

Magnuto Cill

Date: December 15<sup>th</sup>, 2022

PhD in Information Technology and Electrical Engineering

#### 1. Information:

- PhD student: Vincenzo Maisto
- DR number: DR995868
- Date of birth: 24/09/1996
- Master Science degree: Computer Engineering; University: University of Naples Federico II
- Doctoral Cycle: XXXVII
- Scholarship type: *MUR PON*
- Tutor: prof. Alessandro Cilardo

| Activity                                                 | Type <sup>1</sup> | Hours | Credits | Dates          | Organizer                                                                                                           | Certificate <sup>2</sup> |
|----------------------------------------------------------|-------------------|-------|---------|----------------|---------------------------------------------------------------------------------------------------------------------|--------------------------|
| Introduction to Quantum<br>Circuits                      | Course            | 72    | 9       | 10/01/<br>2022 | Prof.<br>Giovanni<br>Miano                                                                                          | Y                        |
| Quantum Information                                      | Course            | 48    | 6       | 18/01/<br>2022 | Prof. Angela<br>Sara<br>Cacciapuoti                                                                                 | Y                        |
| Virtualization<br>technologies and their<br>applications | Course            | 20    | 5       | 04/03/<br>2022 | Prof. Luigi<br>De Simone                                                                                            | Y                        |
| Imprenditorialità<br>Accademica                          | Course            | 16    | 4       | 14/06/<br>2022 | Prof.<br>Pierluigi<br>Rippa                                                                                         | Y                        |
| Big Data Analytics and Architectures                     | Course            | 18    | 5       | 07/11/<br>2022 | Prof.<br>Giancarlo<br>Sperlì                                                                                        | Y                        |
| The Spatial structure of<br>Bi-photon States             | Seminar           | 1     | 0,2     | 11/01/<br>2022 | P.<br>Lucignano,<br>D.<br>Montemurro,<br>D.<br>Massarotti,<br>V.<br>D'Ambrosio,<br>F. Cardano<br>and M.<br>Esposito | Y                        |
| Intelligenza artificiale e<br>sistemi d'arma autonomi    | Seminar           | 2     | 0.4     | 19/01/<br>2022 | Gruppo<br>Interdisciplin<br>are su<br>Scienza,<br>Tecnologia e<br>Società<br>(GISTS)                                | Y                        |

#### 2. Study and training activities:

# Training and Research Activities Report PhD in Information Technology and Electrical Engineering

Cycle: XXXVII

Author: Vincenzo Maisto

|                                                                                                                           |         |     |     |                | dell'Area<br>della Ricerca<br>di Pisa del<br>CNR                                                                    |   |
|---------------------------------------------------------------------------------------------------------------------------|---------|-----|-----|----------------|---------------------------------------------------------------------------------------------------------------------|---|
| The quest of quantum<br>advantage with a<br>photonics platform                                                            | Seminar | 1   | 0.2 | 03/02/<br>2022 | Scuola<br>Superiore<br>Meridionale                                                                                  | Y |
| Seeqc: the digital<br>quantum computing<br>company                                                                        | Seminar | 1   | 0.2 | 24/02/<br>2022 | P.<br>Lucignano,<br>D.<br>Montemurro,<br>D.<br>Massarotti,<br>V.<br>D'Ambrosio,<br>F. Cardano<br>and M.<br>Esposito | Y |
| Global and cluster<br>synchronization in<br>complex networks and<br>beyond                                                | Seminar | 1   | 0.2 | 10/03/<br>2022 | Scuola<br>Superiore<br>Meridionale                                                                                  | Y |
| IEEE Authorship and<br>Open Access<br>Symposium: Tips and<br>Best Practices to Get<br>Published from IEEE                 | Seminar | 1.5 | 0.3 | 30/03/<br>2022 | IEEE                                                                                                                | Y |
| Analizzare i conflitti,<br>costruire la pace:<br>Ciberconflitti e minacce<br>per la pace e la stabilità<br>internazionale | Seminar | 2   | 0.4 | 05/04/<br>2022 | Gruppo<br>RUniPace<br>UNINA                                                                                         | Y |
| An Introduction to Deep<br>Learning for Natural<br>Language Processing                                                    | Seminar | 1   | 0.2 | 13/06/<br>2022 | Prof.<br>Francesco<br>Cotugno                                                                                       | Y |
| Switched differential<br>algebraic equations:<br>jumps and impulses                                                       | Seminar | 1   | 0.2 | 01/06/<br>2022 | Prof.<br>Raffaele<br>Iervolino                                                                                      | Y |
| Probing and infusing<br>biomedical knowledge<br>for pre-trained language<br>models                                        | Seminar | 2   | 0.4 | 07/06/<br>2022 | Prof.<br>Francesco<br>Cutugno                                                                                       | Y |
| Variable IO Latencies in real life                                                                                        | Seminar | 2   | 0.4 | 09/06/<br>2022 | Prof.<br>Marcello<br>Cinque                                                                                         | Y |
| Quantum computing with superconducting                                                                                    | Seminar | 1   | 0.4 | 20/06/<br>2022 | Procolo<br>Lucignano,                                                                                               | Y |

UniNA ITEE PhD Program

*Https: //itee.dieti.unina.it* 

# Training and Research Activities Report PhD in Information Technology and Electrical Engineering

Cycle: XXXVII

Author: Vincenzo Maisto

| qubits, an overview on<br>the current state and<br>future directions at<br>Rigetti computing                            | Seminar | 2   | 0.4 | 19/07/                 | Domenico<br>Montemurro,<br>Davide<br>Massarotti,<br>Vincenzo<br>D'Ambrosio,<br>Filippo<br>Cardano and<br>Martina<br>Esposito<br>5G Academy            | Y |
|-------------------------------------------------------------------------------------------------------------------------|---------|-----|-----|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| Intellectual Property<br>Management<br>Software Engineering:<br>Practical challenges and<br>how researchers can<br>help | Seminar | 1.5 | 0.3 | 2022<br>12/09/<br>2022 | QUATIC<br>2022<br>Conference                                                                                                                          | Y |
| Quality assessment of<br>untestable programs: the<br>metamorphic way                                                    | Seminar | 1.5 | 0.3 | 13/09/<br>2022         | QUATIC<br>2022<br>Conference                                                                                                                          | Y |
| Recognizing<br>Developers' Emotions:<br>Advances and Open<br>Challenges                                                 | Seminar | 1.5 | 0.3 | 13/09/<br>2022         | QUATIC<br>2022<br>Conference                                                                                                                          | Y |
| Privacy-Preserving<br>Machine Learning                                                                                  | Seminar | 2   | 0.4 | 14/10/<br>2022         | Proff. Simon<br>Pietro<br>Romano,<br>Roberto<br>Natella                                                                                               | Y |
| Stabilizer Renyi Entropy<br>and Quantum<br>Complexity                                                                   | Seminar | 1   | 0.2 | 02/11/<br>2022         | Procolo<br>Lucignano,<br>Domenico<br>Montemurro,<br>Davide<br>Massarotti,<br>Vincenzo<br>D'Ambrosio,<br>Filippo<br>Cardano and<br>Martina<br>Esposito | Y |
| Publishing Open Access<br>IEEE Journal Articles<br>under the Care Crui<br>Agreement in Italy                            | Seminar | 1   | 0.2 | 09/11/<br>2022         | IEEE                                                                                                                                                  | Y |
| Data mining the output<br>of quantum simulators -<br>from critical                                                      | Seminar | 1   | 0.2 | 11/11/<br>2022         | Procolo<br>Lucignano,<br>Domenico                                                                                                                     | Y |

## Training and Research Activities Report

PhD in Information Technology and Electrical Engineering

Author: Vincenzo Maisto

| behavior to algorithmic |          |      |     |           | Montomumo             |   |
|-------------------------|----------|------|-----|-----------|-----------------------|---|
| complexity              |          |      |     |           | Montemurro,<br>Davide |   |
| complexity              |          |      |     |           | Massarotti,           |   |
|                         |          |      |     |           | Vincenzo              |   |
|                         |          |      |     |           | D'Ambrosio,           |   |
|                         |          |      |     |           | Filippo               |   |
|                         |          |      |     |           | Cardano and           |   |
|                         |          |      |     |           | Martina               |   |
|                         |          |      |     |           | Esposito              |   |
| Complex network         | Seminar  | 2    | 0.4 | 17/11/    | Scientific            | Y |
| systems: introduction   |          |      |     | 2022      | Colloquium            |   |
| and open challenges     |          |      |     |           | at SSM                |   |
| Cybercrime and          | Seminar  | 2    | 0.4 | 18/11/    | Proff. S.P.           | Y |
| Information Warfare:    |          |      |     | 2022      | Romano, R.            |   |
| National and            |          |      |     |           | Natella               |   |
| International Actors    |          |      |     |           |                       |   |
| Date 2022 Conference    | Research | 8    | 1.6 | 16-       |                       | Ν |
|                         |          |      |     | 23/03/    |                       |   |
|                         |          | 10.5 |     | 2022      |                       |   |
| Workshop Nazionale      | Research | 13.5 | 2.7 | 16-       | Laboratorio           | Y |
| per il Trasferimento    |          |      |     | 17/06/    | Embedded              |   |
| Tecnologico e l'Alta    |          |      |     | 22        | Systems &             |   |
| Formazione              |          |      |     |           | Smart                 |   |
|                         |          |      |     |           | Manufacturin          |   |
| QUATIC 2022             | Research | 15   | 3   | 12-       | g                     | Y |
| Conference              | Research | 15   | 5   | 12-       |                       | I |
|                         |          |      |     | 22        |                       |   |
|                         |          |      |     | <i>LL</i> |                       |   |

1) Courses, Seminar, Doctoral School, Research, Tutorship

2) Choose: Y or N

#### 2.1. Study and training activities - credits earned

|           | Courses | Seminars | Research | Tutorship | Total |
|-----------|---------|----------|----------|-----------|-------|
| Bimonth 1 | 15      | 1        | 2        | 0         | 18    |
| Bimonth 2 | 5       | 1.1      | 4        | 0         | 10.1  |
| Bimonth 3 | 0       | 1.2      | 9        | 0         | 10.2  |
| Bimonth 4 | 4       | 0.4      | 3        | 0         | 7.4   |
| Bimonth 5 | 0       | 1.3      | 8        | 0         | 9.3   |
| Bimonth 6 | 5       | 1.4      | 3        | 0         | 9.4   |
| Total     | 29      | 6.4      | 29       | 0         | 64.4  |
| Expected  | 30 - 70 | 10 - 30  | 80 - 140 | 0 - 4.8   |       |

#### 3. Research activity:

#### 3.1. Topic

PhD in Information Technology and Electrical Engineering

During this first year, my research activity focused on the construction of the base of knowledge and methodologies for innovative computing architectures, with a pivotal attention to heterogenous computing architectures. The main target is the sustainable acceleration of workloads from industry and academia with the adoption of cutting-edge technologies. Sustainability is addressed in terms of power consumption and scalability, alongside the improvement of timing performance. In this sense, I focused on modern Field Programmable Gate Array (FPGA) technology integrated in on-chip complex multi-processor systems, namely Multi-Processors System-on-Chips (MPSoCs).

#### 3.1.1. Workloads and use cases

Applicative workloads and use cases have been identified among those of greater interest in the scientific community, i.e., Quantum Computing and Quantum Error Correction, Deep Learning and Artificial Intelligence. The collaboration with the company A3cube provided an HPC-oriented use case, i.e., erasure coding-based error correction, data compression, distributed file systems and computing paradigms for datacenter infrastructures.

#### 3.1.2. Quantum Computing

Quantum computing and engineering are considered as fundamental tools in the foreseeable future. For this reason, during this year I spent a considerable effort in the study of the state-of-the-art and research directions in the field. The aim is to keep up to date with cutting-edge technologies and computing paradigm as they evolve, in order to propose meaningful contribution to the development of the field of quantum computing architectures.

#### 3.2. Methodologies

#### 3.2.1. Hardware/software Co-design and MPSoCs

MPSoC platforms offer the possibility to perform advanced hardware-software codesign and to perform fine-grain design, engineering and aggressive optimizations for target workloads and application use cases. Furthermore, tight on-chip integration of CPUs and FPGA fabric greatly reduces powerconsumption by reducing the need for off-chip data-movement. With the aim of reaching a deep technological understanding of such platforms, I experimented and tested advanced FPGA design technologies, like dynamic partial reconfiguration, floorplanning, High Level Synthesis (HLS) and OpenCL-based synthesis, alongside with their software engineering use and perspective. Such experience was acquired on the hardware platforms and software environments of both leading FPGA vendors, namely Xilinx and Intel, formerly Altera.

#### 3.2.2. Linux Device Drivers

With reference to the software-oriented activities of the hardware/software co-design methodology, the pivotal technologies I faced and addressed during this first year were Linux device drivers and Linux kernel development. Although user-level libraries offer the fundamental APIs to the final user, the core of the co-design activity is in the engineering of kernel modules and device drivers for FPGA integrated hardware design and co-processors. During this first year, I addressed several advanced drivers and frameworks in the Linux kernel, namely Linux FPGA manager, PCIe drivers, platform devices and the Linux tracing infrastructure.

#### 3.3. Results

Cycle: XXXVII

Experimentation targeted both resource-limited edge-class and powerful server/HPC-class MPSoCs.

#### 3.3.1. Edge Computing

Most of the experimental effort of this first year was on edge-class systems. I targeted Xilinx Zynq UltraScale+ edge-class MPSoCs. At first, I performed an extensive analysis of the platform and the technologies it features. I evaluated the possibility to floorplan and perform dynamic partial configuration of complex designs on such a resource-limited platform. Together with the other authors, in the paper "A Proposal for FPGA-Accelerated Deep Learning Ensembles in MPSoC Platforms Applied to Malware Detection", I proposed a hardware/software architecture, featuring edge-class MPSoCs as technological platform and leveraging virtualization technologies to enforce securityrelated requirements and performing a preliminary security analysis to increase the security-by-design of the proposed architectures. Subsequently, I designed a systematic methodology for the characterization of a multitask Deep Learning applications. I applied such methodology to complex black-box configurable Deep Learning coprocessor IP for FPGAs provided by Xilinx, namely the Deep Learning Processing Unit (DPU). Results are presented in the currently under review paper "An approach to the systematic characterization of multitask accelerated AI inference in edge MPSoCs". As a summary, the findings of the application of the systematic methodology were meaningful insights on the scheduling and allocation policy of software threads on hardware threads of the co-processor and the reverse-engineering of some debug performance counters of the black-box IP, and finally, an energy consumption estimation based only on the data collected during the multitasking performance evaluation.

#### 3.3.2. HPC

Regarding HPC and server-class MPSoCs, the targets of my research are Intel data-center Programmable Acceleration Cards (PACs). In particular, current target devices are Intel Rush Creek architectures featuring Arria10 FPGAs and the novel Intel Agilex platforms. Analysis and the experimental campaign on such platforms started in the last months of this year and are currently work in progress.

#### 4. Research products:

- 1) V. Maisto and A. Cilardo, "A Pluggable Vector Unit for RISC-V Vector Extension", doi: 10.23919/DATE54114.2022.9774501 [published];
- 2) Cilardo, A., Maisto, V., Mazzocca, N., Rocco di Torrepadula, F. (2022). A Proposal for FPGA-Accelerated Deep Learning Ensembles in MPSoC Platforms Applied to Malware Detection. doi: https://doi.org/10.1007/978-3-031-14179-9\_16 [published].
- Cilardo, A., Maisto, V., Mazzocca, N., Rocco di Torrepadula, F. . An approach to the systematic characterization of multitask accelerated AI inference in edge MPSoCs [Submitted on October 31<sup>st</sup>, 2022, to ACM TECS (Transactions on Embedded Computing Systems)]
- 5. Conferences and seminars attended
- 1) DATE 2022: Design Automation and Test in Europe:
  - a. Presentation of above conference paper "A Pluggable Vector Unit for RISC-V Vector Extension";

UniNA ITEE PhD Program

## Training and Research Activities Report

PhD in Information Technology and Electrical Engineering

- 2) Workshop Nazionale per il Trasferimento Tecnologico e l'Alta Formazione 2022 organized by the Embedded Systems & Smart Manufacturing (ESSM) Laboratory:
  - a. Presentation of the tutorial "Edge AI on FPGAbased MPSoC devices";
  - b. Presentation of the poster "Towards the acceleration of AI on MPSoC embedded systems and open platforms";
- *3) QUATIC 2022, 15th International Conference on the Quality of Information and Communications Technology:* 
  - a. Presentation of the above conference paper "A Proposal for FPGA-Accelerated Deep Learning Ensembles in MPSoC Platforms Applied to Malware Detection"
- 6. Activity abroad:

None

7. Tutorship

None